### **Exceptions in a Pipeline**

Is that complex?

- Another form of control hazard
- Given the instruction sequence

$$54_{hex}$$
 lw \$16, 50(\$7)



- Set Cause and EPC register values
- Transfer control to handler



## Pipeline with Exceptions



the ALU overflow signal is an input to the control unit.

#### **Exception Example**

Exception on add in

```
40 sub $11, $2, $4
44 and $12, $2, $5
48 or $13, $2, $6
4C add $1, $2, $1
50 slt $15, $6, $7
54 lw $16, 50($7)
```

Handler

```
80000180 sw $25, 1000($0)
80000184 sw $26, 1004($0)
```

## **Exception Example**



## **Exception Example**



# Computer Memory

Dr. Ahmed Zahran WGB 182

a.zahran@cs.ucc.ie

#### **Memory Technology (1/2)**

- SRAM uses more transistors per bit and keeps the data as long as it is powered
- DRAM keeps the charge for few milli-sec → needs periodic refresh (Dynamic!)
  - Organised in banks that can be accessed simultaneously
  - DDR (Double Data Rate) [Transfer on rising and falling clock edges]
- Flash memory [EEPROM]
  - Avoid wears by distributing dispersing the written blocks
- Magnetic disc
  - Platters having tracks split into sectors
  - Large access time (seek delay + rotational delay + transfer time)



#### **Memory Technology**

Four primary memory technologies





# Large and Fast: Exploiting Memory Hierarchy

#### **Memory Hierarchy**

- Store everything on disk
- Copy recently accessed (and nearby) items from disk to smaller DRAM memory
  - Main memory [RAM]
- Copy more recently accessed (and nearby) items from DRAM to smaller SRAM memory
  - Cache memory attached to CPU



Miss: block copied from lower level Takes time (processor stall)

Processor then access data

#### Why memory hierarchy is good?

- Principle of Locality
- Programs access a small proportion of their address space at any time

#### Temporal locality

Items accessed recently are likely to be accessed again soon e.g., instructions in a loop, induction variables

#### Spatial locality

Items near those accessed recently are likely to be accessed soon E.g., sequential instruction access, array data

#### Four Fundamental Design Questions

- 1. Where can a block be placed? (Q1)
- 2. How is a block found? (Q2)
- 3. What block is replaced on a miss? (Q3)

4. How are writes handled? (Q4)

## **Direct Mapped Cache**

Data location in cache is determined by its memory address

(Q1)

Direct mapped:

 Memory address → one possible cache location
 (Block address) modulo (#Blocks in cache) ⇒ mapping function



- #Blocks is a power of 2
- Use low-order address bits
- E.g., 8-block cache uses three lower bits 8 = 2<sup>3</sup>

#### Is my block in the cache?

(Q2)

- Tags
  - Store block identifier [TAG] as well as the data
  - Actually, TAG is the high-order bits of the memory address
- How do we know the cache block has valid data?
  - Valid bit: 1 = present, 0 = not present
  - Initially 0

- 8-block cache, 1 word/block, direct mapped
- Initial state

| Index | V | Tag | Data |
|-------|---|-----|------|
| 000   | N |     |      |
| 001   | N |     |      |
| 010   | N |     |      |
| 011   | N |     |      |
| 100   | N |     |      |
| 101   | N |     |      |
| 110   | N |     |      |
| 111   | N |     |      |

| Word addr | Binary addr   | Hit/miss | Cache block |
|-----------|---------------|----------|-------------|
| 22        | 10 <b>110</b> | Miss     |             |

| Index | V | Tag | Data       |
|-------|---|-----|------------|
| 000   | N |     |            |
| 001   | N |     |            |
| 010   | N |     |            |
| 011   | N |     |            |
| 100   | N |     |            |
| 101   | N |     |            |
| 110   | Υ | 10  | Mem[10110] |
| 111   | N |     |            |

| Word addr Binary addr |        | Hit/miss | Cache block |
|-----------------------|--------|----------|-------------|
| 26                    | 11 010 | Miss     | 010         |

| Index | V | Tag | Data       |
|-------|---|-----|------------|
| 000   | N |     |            |
| 001   | N |     |            |
| 010   | Υ | 11  | Mem[11010] |
| 011   | N |     |            |
| 100   | N |     |            |
| 101   | N |     |            |
| 110   | Υ | 10  | Mem[10110] |
| 111   | N |     |            |

| Word addr | Binary addr | Hit/miss | Cache block |
|-----------|-------------|----------|-------------|
| 22        | 10 110      | Hit      | 110         |
| 26        | 11 010      | Hit      | 010         |

| Index | V | Tag | Data       |
|-------|---|-----|------------|
| 000   | N |     |            |
| 001   | N |     |            |
| 010   | Υ | 11  | Mem[11010] |
| 011   | N |     |            |
| 100   | N |     |            |
| 101   | N |     |            |
| 110   | Υ | 10  | Mem[10110] |
| 111   | N |     |            |

| Word addr Binary ad |        | Hit/miss | Cache block |
|---------------------|--------|----------|-------------|
| 16                  | 10 000 | Miss     | 000         |
| 3                   | 00 011 | Miss     | 011         |
| 16                  | 10 000 | Miss     | 000         |

| Index | V | Tag | Data       |
|-------|---|-----|------------|
| 000   | Y | 10  | Mem[10000] |
| 001   | N |     |            |
| 010   | Υ | 11  | Mem[11010] |
| 011   | Y | 00  | Mem[00011] |
| 100   | N |     |            |
| 101   | N |     |            |
| 110   | Υ | 10  | Mem[10110] |
| 111   | N |     |            |

| Word addr | l addr Binary addr |      | Cache block |
|-----------|--------------------|------|-------------|
| 18        | 10 010             | Miss | 010         |

|       |   |     |            | _              |
|-------|---|-----|------------|----------------|
| Index | V | Tag | Data       |                |
| 000   | Υ | 10  | Mem[10000] | A pag<br>be re |
| 001   | N |     |            | ) be re        |
| 010   | Y | 10  | Mem[10010] |                |
| 011   | Υ | 00  | Mem[00011] |                |
| 100   | N |     |            |                |
| 101   | N |     |            |                |
| 110   | Υ | 10  | Mem[10110] |                |
| 111   | N |     |            |                |

A page has to be replaced

#### **Address Subdivision**

#### Address (showing bit positions)



If tag and upper 20 are equal and valid bit set to 1 then we have a hit

#### **Cache Size**

- Cache stores [data + Tag + valid bit] for every block
- Cache size = number of blocks \*
   (block size + tag size + valid field size)
- Tag size = Address size Index size ← General case
   = Address size (n + m)

Where cache has 2<sup>n</sup> blocks and each block has 2<sup>m</sup> words

- MIPS tag size = 32 (n+m+2)
   aligned memory [two LSBs are insignificant]
- Reported cache size represents the data part only

## **Example: Larger Block Size**

- 64 blocks cache, 16 bytes/block
  - To which memory block does address 1200 map?
- *Memory Block* = Byte address/ Byte per block = [1200/16] = 75
- Cache Block = 75 modulo 64 = 11
- 64 blocks =  $2^6$  blocks  $\rightarrow$  n = 6 16 byte/block =  $2^2$  words/block  $\rightarrow$  m = 2 MIPS TAG size = 32 - (6+2+2) = 20 bits

### Reading

• Sections 5.1, 5.2, and 5.3